Home / Papers / VLSI Designs for Low Power Applications

VLSI Designs for Low Power Applications

2 Citations2015
Deepak Kumar
journal unavailable

The various strategies, methodologies and power management techniques for low power circuits and systems, and future challenges that must be met to designs low power high performance circuits are discussed.

Abstract

Low power has emerged as a principal theme in today’s world of electronics industries. Power dissipation has become an important consideration as performance and area for VLSI Chip design. With shrinking technology reducing power consumption and over all power management on chip are the key challenges below 100nm due to increased complexity. For many designs, optimization of power is important as timing due to the need to reduce package cost and extended battery life. For power management leakage current also plays an important role in low power VLSI designs. Leakage current is becoming an increasingly important fraction of the total power dissipation of integrated circuits. This paper describes about the various strategies, methodologies and power management techniques for low power circuits and systems. Future challenges that must be met to designs low power high performance circuits are also discussed. Keywords—Power Dissipation, low power, process nodes, leakage current, power management.